首页 | 本学科首页   官方微博 | 高级检索  
     检索      

一种改进的时钟网络设计方法及实现
引用本文:鲍进威,田丰,喻小虎,张建,欧钢.一种改进的时钟网络设计方法及实现[J].全球定位系统,2011,36(4):51-55.
作者姓名:鲍进威  田丰  喻小虎  张建  欧钢
作者单位:国防科学技术大学卫星导航与定位中心.湖南长沙410073
摘    要:针对自动时钟树综合和时钟网格+局部树这两种设计方法的优缺点,提出了一种结合两钟方式的改进的时钟设计方案一时钟网格+局部树自动综合(MLTAS),并将该方案应用于北斗二代用户系统的一款SOC芯片的设计中。在相同设计条件下,通过将该设计方案与自动综合的树形结构加以比较,结果显示:MLTAS比CTS可以实现更小的时钟偏差,同时可以降低缓冲器的数量。所以在高性能芯片设计中MLTAS比CTS更适合在时钟网络中的设计。

关 键 词:时钟树综合  LMTAS  时钟偏差  缓冲器

An Improved Clock Network Design Method and its Application
BAO Jin-wei,TIAN Feng,YU Xiao-hu,ZHANG Jian,OU Gang.An Improved Clock Network Design Method and its Application[J].Gnss World of China,2011,36(4):51-55.
Authors:BAO Jin-wei  TIAN Feng  YU Xiao-hu  ZHANG Jian  OU Gang
Institution:BAO Jin-wei,TIAN Feng,YU Xiao-hu,ZHANG Jian,OU Gang (Satellite Navigation and Positioning R&D Center,School of Electric Science and Engineering National University of Defense Technology,Changsha Hunan 410073,China)
Abstract:According to the advantages and disadvantages of two design methods which are ClockMesh and ClockTree Synthesize,a improved design method that is constitute by them is proposed in this artical,which combine ClockMesh and LocalTree Auto Synthesize(MLTAS).This method is implemented on a SOC chip which is used in the users' system of BD-2.Under the same conditions,compared results of MLTAS and auto synthesized tree structure,and it shows that the MLTAS is able to achieve smaller clock skew and fewer buffers th...
Keywords:Clock tree synthesize  ClockMesh and LocalTree auto synthesize  clock skew  buffer  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号